# DIGITAL SIMULATION OF MULTI LEVEL INVERTER BASED DYNAMIC VOLTAGE RESTORER

Dr. N. S. Sakthivel Murugan<sup>1</sup>, Dr. A. Nirmalkumar<sup>2</sup>, M. Murali<sup>3</sup>

<sup>1,2,3</sup> Department of EEE, Kuppam Engineering College,Kuppam, AP, India muralimunraj@gmail.com

#### ABSTRACT

This paper deals with simulation of multilevel inverter based DVR. The DVR circuit produces high quality voltage since it uses a nine level inverter. This DVR gives better solution to the voltage sag problem by injecting a voltage with reduced harmonics. DVR controls the voltage applied to the load by injecting voltage of proper amplitude and phase angle. Thus DVR is responsible for restoring quality of voltage derived to the end user. The consumer can be isolated from transients and disturbances caused by sags by using DVR. Multilevel inverter based DVR is simulated and the results are presented. *Keywords:* DVR, Multilevel inverter, MATLAB.

### **I. INTRODUCTION**

Power electronic devices contribute to important part of harmonics in all kind of applications, such as power rectifiers, thyristor converters, and Static VAR Compensators (SVC). The updated Pulse-Width Modulation (PWM) techniques used to control modern static converters such as machine devices, power factor compensators, or active power filters do not produce perfect waveforms, which strongly depend on the semiconductors switching frequency. Voltage or current converters as they generate discrete output waveforms, force the use of machines with special isolation, and in some applications large inductances connected in series with the respective load. In other words, neither the voltage nor the current waveforms are as expected. Also, it is well known that distorted voltages and current waveforms produce harmonic contamination, additional power losses, and high frequency noise that can affect not only the power load but also the associated controllers. All these unwanted operating characteristics associated with PWM converters can be overcome with multilevel converters, in addition to the fact that higher voltage levels can be achieved[1]-[5].

Multilevel inverters can operate not only with PWM techniques but also with Amplitude Modulation (AM), significantly improving the quality of the output voltage waveform. With the use of AM, low frequency voltage harmonics are perfectly eliminated, generating almost perfect sinusoidal waveforms with a Total Harmonic Distortion (THD) lower than 5%. Another important characteristic is that each converter operates at a low switching frequency, reducing the semiconductor stresses, and therefore reducing the switching losses [6], [7]. The principal objective of this paper is to determine the

simplest converter topology in terms of the number of power semiconductors for a given number of levels. The "redundant" levels are minimized, and the combination of bridges to maximize the number of levels [8], [9] and minimize power sources and semiconductors are analyzed.



Fig.1. Basic Multilevel inverters (a) two levels, (b) three levels and (c) m levels

# II. MULTILEVEL CONVERTER CHARACTERISTICS

The principal function of the inverters is to generate an AC voltage from a DC source voltage. If the DC voltage sources connected in series, it becomes possible to generate an output voltage with several steps. Multilevel inverters include an arrangement of semiconductors and DC voltage sources required to generate a staircase output voltage waveform. Fig. 1 shows the schematic diagram of voltage source-inverters with a different number of levels. It is well known that a two level inverter, such as the one shown in Fig. 1(a), generates an output voltage with two different values (levels) Vc and "zero", with respect to the negative terminal of the dc source ("0"), while a three-level module, Fig, 1(b) generates three different voltages at the output (2Vc, Vc and "zero"). The different positions of the ideal switches are implemented with a number of semiconductors that are in direct relation with the output voltage number of levels.

Multilevel inverters are implemented with small DC sources to form a staircase AC waveform, which follows a given reference template. For example, having ten DC

sources with magnitudes equal to 20 V each a composed 11-level waveform can be obtained (five positive, five negatives and zero with respect to the middle point between the ten sources), generating a sinusoidal waveform with 100 V amplitude as shown in Fig. 2, and with very low Total harmonies distortion.



It can be observed that the larger the number of the inverter DC supplies, the greater the number of steps that can be generated, obtaining smaller harmonic distortion. However the number of DC sources is directly related to the number of levels through the equation:

 $n = m - 1 \tag{1}$ 

where n is the number of DC supplies connected in series and m is the number of the output voltage levels. In order to get a 51-level inverter output voltage, 50V supplies would be required, which is too much for a simple topology.

Besides the problem of having to use too many power supplies to get a multilevel inverter, there is a second problem which is also important, the number of power semiconductors required to implement the commutator, as shown in Fig 1. Technical literature has proposed two converter topologies for the implementation of the power commutator, using force-commutated devices [transistors or Gate Turn-Offs (GTOs)]: a) the diode-clamped and b) the capacitor-clamped converter [2].

## A. Diode-Clamped Inverter

This inverter consists of a number of semiconductors connected in series, and another identical number of voltage sources, also connected in series. These two chains are connected with diodes at the upper and lower semiconductors as shown in Fig 3 (a). For an m-level converter, the required number of transistors T is given by

$$T = 2 (m - 1).$$
 (2)

Then, for example of a 51-level converter, 100 power transistors would be required (which is an enormous amount of switches to be controlled). One of the most utilized configurations with this topology is that of the three-level inverter, which is shown in Fig. 3 (b). The capacitors act like two DC sources connected in series. Thus, in the diagram, each capacitor accumulates  $\frac{1}{2} V_{DC}$ , giving voltages at the output of  $\frac{1}{2} V_{DC}$ , 0, or -  $\frac{1}{2} V_{DC}$  with

respect to the middle point between the capacitors.

## **B.** Capacitor-Clamped Inverter:

This inverter has a similar structure to that of the diodeclamped, however it can generate the voltage steps with capacitors connected as shown in Fig 4. The problem with this converter is that it requires a large number of capacitors, which translates is that it requires a large number of capacitors, which translates to a bulky and expensive converter as compared with the diode-clamped inverter. Besides, the number of transistors used is the same with the diode-clamped inverter, and therefore, for a 51-level inverter, 100 power transistors are required. In order to overcome all these problems, a third topology, which will be called the "transistor-clamped inverter" will be presented and analyzed.

#### **C. Transistor-Clamped Inverter:**

The transistor-clamped inverter has the advantage of requiring the same number of power transistors as the levels generated, and therefore, the semiconductors are





Fig. 3 (a) The m-level and (b) three-level diode clamped inverter topology

reduced by half with respect to the previous topologies. A 51-level converter requires 51 transistors (instead of 100

transistors). For an m-level transistor clamped inverter, which satisfies

(3)

$$T = m.$$

In this topology, the control of the gates is very simple because only one power transistor is switched-on at a time.

Then, there is a direct relation between the output voltage, V<sub>out</sub> and the transistor that has to be turned-on. However, and despite the excellent characteristics of this topology, the number of transistors is still too large to allow the implementation of a practical converter with more than 50 levels.

One solution for increasing the number of steps could be the use of "H" converters, like the one shown in Fig 5, which consists of connecting two of the previously discussed Diode and Capacitor clamped topologies in series (two legs). If transistor-clamped inverters are used to build an "H" converter, the number of transistors required for an m-level inverter is m+1, which means only one more transistor than what is required for a simple leg configuration. However, the number of DC source is reduced to 50%, which is the most important advantage of "H" converters.



Fig. 4. The m-level capacitor – clamped inverter

Another characteristic is that the "H" topology has many redundant combinations of switch positions to produce the same voltage levels. As an example, the level "zero" can be generated with switches in position S(1)and S(2), or S(3) and S(4), or S(5) and S(6), in fig5(a).

and so on. Another characteristic of "H" converters is that they only produce an odd number of levels, which ensures the existence of the "0-V" level at the load. Shown in fig.5 (b), 5(c)

For example, a 51-level inverter using an "H" configuration with transistor-clamped topology requires 52 transistors, but only 25 power supplies instead of the 50 required when using a single leg. Therefore, the problem related to increasing the number of levels and reducing the size and complexity has been partially solved, since power supplies have been reduced to 50%.

| Output      | SWITCHING SEQUENCE |    |            |    |    |    |            |            |
|-------------|--------------------|----|------------|----|----|----|------------|------------|
| Voltage (V) | S1                 | S2 | <b>S</b> 3 | S4 | S5 | S6 | <b>S</b> 7 | <b>S</b> 8 |
| 0           | 0                  | 0  | 0          | 0  | 0  | 0  | 0          | 0          |
| V1          | 1                  | 1  | 0          | 0  | 0  | 0  | 0          | 0          |
| V2          | 0                  | 0  | 1          | 1  | 1  | 1  | 0          | 0          |
| V3          | 0                  | 0  | 0          | 0  | 1  | 1  | 0          | 0          |
| V4          | 1                  | 1  | 0          | 0  | 1  | 1  | 0          | 0          |
| V3          | 0                  | 0  | 0          | 0  | 1  | 1  | 0          | 0          |
| V2          | 0                  | 0  | 1          | 1  | 1  | 1  | 0          | 0          |
| V1          | 1                  | 1  | 0          | 0  | 0  | 0  | 0          | 0          |
| -V1         | 0                  | 0  | 1          | 1  | 0  | 0  | 0          | 0          |
| -V2         | 1                  | 1  | 0          | 0  | 0  | 0  | 1          | 1          |
| -V3         | 0                  | 0  | 0          | 0  | 0  | 0  | 1          | 1          |
| -V4         | 0                  | 0  | 1          | 1  | 0  | 0  | 1          | 1          |
| -V3         | 0                  | 0  | 0          | 0  | 0  | 0  | 1          | 1          |
| -V2         | 1                  | 1  | 0          | 0  | 0  | 0  | 1          | 1          |
| -V1         | 0                  | 0  | 1          | 1  | 0  | 0  | 0          | 0          |



Fig. 5(a) Simulation circuit of cascaded nine-level inverter

## **III. SIMULATION OF CASCADED NINE-LEVEL INVERTER**

By Applying Nine-Level inverter the cascaded ninelevel inverter has been simulated using MATLAB software. The simulation circuit is illustrated in Fig. 5(a). The voltage of the cascaded nine- level inverter can be synthesized from the following switching combinations.

The table 1 shows the switching sequence. The driving pulses for switches S1 & S2 are shown in following Fig. 5(b). The driving pulses for switches S5 & S6 are shown in following Fig. 5(c). The Fig. 5(d) shows the output voltage across inverter 1. The Fig. 5(e) shows the output voltage across inverter 2. Nine level inverter output is shown in Fig. 5(f). The frequency spectrum for the output inverter is shown in Fig. 5(g).



Fig.5(b). Driving pulses for S1 &  $S_2$ 



Fig.5(c). Driving pulses for  $S_5 \& S_6$ 



Fig. 5(d). Output voltage across inverter-1



Fig. 5(e). Output voltage across inverter-2



Fig. 5(f). Output of nine-level inverter



Fig. 5(g). Frequency spectrum for output voltage

# **IV. CONCLUSION**

By using Nine-Level inverter we have analyzed that the dynamic voltage restorer is used to improve voltage sags caused by abrupt increase in loads. Multilevel inverters with large number of steps have been used in the DVR system. Multilevel inverter which requires minimum power supplies have been used in DVR system. The DVR can tackle the problem of harmonics caused by non linear loads in manufacturing industries. In Major Industries can also use DVR to compensate voltage sag. This paper shows simulation results of nine-level inverter based DVR. From the results we obtained that Total Harmonic Distortion is found to be much less than that of single PWM inverter. The simulation results are similar to the analytical predictions

# **V. REFERENCES**

1] J. Dixon and L. Moran, "A clean four-quadrant sinusoidal power rectifier, using multistage converters for subway applications", *IEEE Trans Ind. Electron.*, vol. 52, no.3, pp. 653-661, Jun 2005

2] J. Rodriguez, J.S. Lai and F.Z. Peng, "Multilevel inverters – A Survey of topologies, controls and applications", *IEEE Trans Ind. Electron*, vol. 49, no. 4, pp. 724-737, Aug 2003.

IJCSMS International Journal of Computer Science and Management Studies, Vol. 12, Issue 01, January 2012 ISSN (Online): 2231-5268 www.ijcsms.com

3] J. Rodriguez, L. Moran, J. Pontt, P. Cornea and C. Silva, "A high performance vector control of an 11-level inverter", *IEEE-Trans Ind Electron*, vol. 50, no. 1, pp. 80-85, Feb 2003.

4] J. Dixon, L. Moran, A. Breton and R. Rfos, Multilevel inverter, based on multistage connecting of three-level converters, scaled in power of three, presented at *IEEE Ind Electron.*, (IECON'02) [CD-ROM].

5] J.S. Lai and F.Z. Peng, "Multilevel converters – A new breed of power converters", in *Proc. IEEE-IAS Annu Meeting*, 1995, pp. 2348-2356

6] M. Manjrekar and G. Venkataramanan, "Advanced topologies and modulation strategies for Multilevel inverters", in *Proc. IEEE-PESC'96 Conf.* 1996, pp. 1013-1018.

7] K. Corzine and Y. Familiant, "A new cascade Multilevel H-bridge drive", *IEEE-Trans Power Electron.*, vol 17, no. 1, pp. 125-131, Jan 2002.

8] J. Dixon, M. Ortuzar and F. Rfos, Traction drive system for electric vehicles, using Multilevel converter, presented at 19th Electric vehicle symp. EVS – 19

9] J. Dixon, A. Breton and F. Rfos, Multistage converters: A new technology for Traction derive systems. Presented at 20th Electric vehicle symp. EVS – 20

10] J. Dixon, L. Moran, M. Ortuzar and R. Carmi, Voltage source active power filter, based on Multilevel converter and ultra capacitor DC-link, presented at IEEE Ind. Electron, (IECON'04) Authors



**N. S. Sakthivel Murugan** has obtained his B.E. degree from Madras University and M.E. Degree from Annamalai University in the years 1998 and 2001 respectively. He has 11 years of teaching experience. He is research scholar from Anna University, Chennai. His research area is improvement of power quality using DVR.



**Dr. Nirmal kumar** has obtained his U.G. degree from Calicut University and P.G. Degree from Kerala University in the years 1972 and 1976 respectively. He has done his research from Bharathiyar University. He has 30 years of teaching experience. He is presently working as Prof. and Head of EEE department at BIT, Sathyamangalam. His research area is power quality issues in power systems.



M. Murali has obtained his B.E. (Electrical and Electronics Engineering) from Anna University, Chennai in 2010. He is currently pursuing his M.Tech. (Power Electronics) from JNTU Anantapur. His research area of interest includes Power Electronics and Embedded Systems.